Adaptive Computing - Page 5

cancel
Showing results for 
Search instead for 
Did you mean: 

Adaptive Computing - Page 5


Your source for Adaptive Computing announcements, customer success stories, industry trends, and more.


Mike_Sanchez
Staff
Staff

AMD unveils the Alveo™ X3 series network cards designed for first turnkey deployment and custom implementation paths for low latency trading applications.

more
1 1 3,878

Building on the success of the AMD Zynq™ UltraScale+™ MPSoCs and AMD Artix™ UltraScale+ FPGAs, AMD is extending the UltraScale+ family with two new devices.  

The new AU7P and ZU3T devices are based on the 16 nm FinFET process for low power, high performance-per-watt, and small form factor applications. These small, low cost, and low power entry points to the programmable logic (PL) transceiver-based UltraScale+ family offer improved features such as high IO-to-logic density, UltraRAM, DSP, etc. 

more
1 0 4,007
Mike_Sanchez
Staff
Staff

AMD announces that Zynq Ultrascale+ has achieved new automotive safety certifications.

more
1 0 7,450

Vitis HLS provides pragmas that can be used to help optimize the design and improve throughput performance. The PERFORMANCE pragmas apply to loops and loop nests in order to determine the performance.

Performance pragmas can now automatically infer lower-level optimizations, such as unroll, pipeline, array_partition, and inline pragmas. The ability to specify throughput requirements at the loop level reduces complexity as users do not have to figure out partitioning, pipelining and unrolling needs, thus making the HLS tool easier to use.

more
0 0 2,425

The Vitis HLS 2022.2 release offers a new way to write “task-level parallel (TLP)” code.

A program written in C/C++ is executed sequentially on the CPU. To achieve high-performance hardware, the HLS tool must infer parallelism from sequential code and exploit it to achieve greater performance. Incorporating TLP improves throughput and enables more efficient FPGA utilization.

more
0 0 2,204

Vitis unified software platform 2022.2 has been released. Major feature enhancements include new Vitis library functions for Versal AI Engine arrays and Design flow enhancements for Versal devices.

more
0 0 1,958

The new Vivado® ML Editions 2022.2 release offers several major improvements and enhancements to the tool set.

Power Design Manager (PDM) is the new, next-generation power estimation platform designed to bring accurate and consistent power estimation capabilities for Versal® devices and Kria™ SOMs. Power Design Manager is the preferred power estimation tool for the Versal product family, including Versal Prime, Premium, AI Core, and AI Edge series.

more
0 0 2,051

With the new Vivado® ML Editions 2022.1 release, we have introduced some major improvements and enhancements to the tool set. The Vivado Design Suite 2022.1 release provides QoR improvement for Versal devices, ML-based resource estimation, ML Strategy Runs now available for Versal devices, and new devices enabled in the Enterprise & Standard Editions of Vivado ML.

more
0 0 1,556

Xilinx netted a double win at 2021 Computer Vision and Pattern Recognition (CVPR) and IEEE International Conference on Computer Vision  (ICCV)  two of the top 3 worldwide computer vision academic conferences. Both CVPR and ICCV organizations double-honored Xilinx AI products team, which is a strong recognition of the team’s technical strength and innovation in global competitions.

more
0 0 1,213

The Xilinx App Store makes it easy for you to evaluate, purchase, and deploy accelerated applications. You can be deploying effortlessly in the cloud with AWS or running your apps on-premise in under 10 minutes!

more
0 0 1,134